blob: 54703574656cd4a22ba725c0f71cfc7a3797d2f8 (
plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
|
#
# Written by Oron Peled <oron@actcom.co.il>
# Copyright (C) 2006, Xorcom
#
# All rights reserved.
#
# This program is free software; you can redistribute it and/or modify
# it under the terms of the GNU General Public License as published by
# the Free Software Foundation; either version 2 of the License, or
# (at your option) any later version.
#
# See the file LICENSE in the top level of this tarball.
#
;
; $Id$
;
; SLICS CMD Reg High Low
; ----------------------------------==== 8-channel FXS unit initialization ===-----------------------------------------
; INTERNAL PS
; Change SLICs states to "Open state"s (Off,all transfers tristated to avoid data collision), Voltage sense
FF 00 00 00 WD 40 00
FF 00 00 00 WD 6C 01
; ------------------------------------- Initialization of indirect registers ------------------------------------------
FF 00 00 00 WI 00 55 C2
FF 00 00 00 WI 01 51 E6
FF 00 00 00 WI 02 4B 85
FF 00 00 00 WI 03 49 37
FF 00 00 00 WI 04 33 33
FF 00 00 00 WI 05 02 02
FF 00 00 00 WI 06 02 02
FF 00 00 00 WI 07 01 98
FF 00 00 00 WI 08 01 98
FF 00 00 00 WI 09 06 11
FF 00 00 00 WI 0A 02 02
FF 00 00 00 WI 0B 00 E5
FF 00 00 00 WI 0C 0A 1C
FF 00 00 00 WI 0D 7B 30
FF 00 00 00 WI 0E 00 63
FF 00 00 00 WI 0F 00 00
FF 00 00 00 WI 10 78 70
FF 00 00 00 WI 11 00 7D
FF 00 00 00 WI 12 00 00
FF 00 00 00 WI 13 00 00
FF 00 00 00 WI 14 7E F0
FF 00 00 00 WI 15 01 60
FF 00 00 00 WI 16 00 00
FF 00 00 00 WI 17 20 00
FF 00 00 00 WI 18 20 00
FF 00 00 00 WI 19 00 00
FF 00 00 00 WI 1A 40 00
FF 00 00 00 WI 1B 40 00
FF 00 00 00 WI 1C 18 00
FF 00 00 00 WI 1D 40 00
FF 00 00 00 WI 1E 10 00
FF 00 00 00 WI 1F 00 80
FF 00 00 00 WI 20 0F F4
FF 00 00 00 WI 21 6E 7E
FF 00 00 00 WI 22 0F F4
FF 00 00 00 WI 23 88 00
FF 00 00 00 WI 24 03 20
FF 00 00 00 WI 25 00 12
FF 00 00 00 WI 26 00 12
FF 00 00 00 WI 27 00 12
FF 00 00 00 WI 28 0C 00
FF 00 00 00 WI 29 0C 00
FF 00 00 00 WI 2B 08 00
FF 00 00 00 WI 63 00 DA
FF 00 00 00 WI 64 6B 60
FF 00 00 00 WI 65 00 74
FF 00 00 00 WI 66 79 C0
FF 00 00 00 WI 67 11 20
FF 00 00 00 WI 68 3B E0
; ------------------------------------- Initialization of direct registers --------------------------------------------
; Mode(8-bit,u-Law,1 PCLK ) setting, Loopbacks and Interrupts clear
FF 00 00 00 WD 01 29
FF 00 00 00 WD 08 00
FF 00 00 00 WD 09 00
FF 00 00 00 WD 0E 00
FF 00 00 00 WD 15 00
FF 00 00 00 WD 16 03
FF 00 00 00 WD 17 00
FF 00 00 00 WD 12 FF
FF 00 00 00 WD 13 FF
FF 00 00 00 WD 14 FF
; Automatic/Manual Control:
; Manual BATL/BATH select. NOTE: bit 08 switches VBAT to Low AND to High!
FF 00 00 00 WD 43 16
FF 00 00 00 WD 4A 31
FF 00 00 00 WD 4B 10
; Battery Feed Control: Battery low (DCSW low)
FF 00 00 00 WD 42 00
; Slic Calibration
FF 00 00 00 WD 61 1F
FF 00 00 00 WD 60 5F
; Loop Closure Debounce Interval
FF 00 00 00 WD 45 0A
; Ring Detect Debounce Interval
FF 00 00 00 WD 46 0B
; Loop Current Limit
; 23 milliampere for line current
FF 00 00 00 WD 47 01
; Setting of SLICs offsets
# New card initialization
01 00 00 00 WD 02 00
01 00 00 00 WD 03 00
01 00 00 00 WD 04 00
01 00 00 00 WD 05 00
02 00 00 00 WD 02 08
02 00 00 00 WD 03 00
02 00 00 00 WD 04 08
02 00 00 00 WD 05 00
04 00 00 00 WD 02 10
04 00 00 00 WD 03 00
04 00 00 00 WD 04 10
04 00 00 00 WD 05 00
08 00 00 00 WD 02 18
08 00 00 00 WD 03 00
08 00 00 00 WD 04 18
08 00 00 00 WD 05 00
10 00 00 00 WD 02 20
10 00 00 00 WD 03 00
10 00 00 00 WD 04 20
10 00 00 00 WD 05 00
20 00 00 00 WD 02 28
20 00 00 00 WD 03 00
20 00 00 00 WD 04 28
20 00 00 00 WD 05 00
40 00 00 00 WD 02 30
40 00 00 00 WD 03 00
40 00 00 00 WD 04 30
40 00 00 00 WD 05 00
80 00 00 00 WD 02 38
80 00 00 00 WD 03 00
80 00 00 00 WD 04 38
80 00 00 00 WD 05 00
|